Health Monitor System - Technical Report
Digital Circuits

Laxman Poudel

#### 1. Abstract:

A health monitor system is a piece of essential equipment to keep track of individual health for their healthy and prosperous life. The report presents the design of a health monitor system implemented on an FPGA Board, including a high-level description of the invention, details on the internal operation, and information on the system performance, as well as its validation. The report shows that the final system meets all requirements of the specification.

#### 2. Introduction:

Living a healthy lifestyle can help individuals prevent chronic diseases and long-term illnesses. As the fast-paced living rate increases, people give a lot of emphasis on health and lifestyle. Due to monopoly pricing, prescription drugs are expensive, and people prefer to remain healthy rather than get cured. So to reduce suffering and medical costs, the health monitor system is designed. Health monitors are equipped with different sensors that allow us to read the user's heartbeat in real-time, and are used in some of the most popular products of today's world: Apple Watch and Fitbit. In this project, we are using an FPGA in order to design a health monitor module.

The specifications of the health monitor system include:-

- A pulse monitor that reads the heartbeat of its user every 5 seconds.
- A seven-segment monitor to display the average measured heartbeat.
- A reaction timer to indicate the time in the seven-segment display.
- An option for the user to toggle between two modes via a switch: reaction timer or pulse counter to present simple controls such as a start, enter, reset, and LED signals.

The technical report will examine the operation of the health monitor by first exploring the high-level organization and then individual submodules.

# 3. System Design

### 3.1 High-Level Design

Figure 1 demonstrates a diagram of the complete health monitor. This module presents the connection between the pulse monitor and the reaction timer. It uses a switch mode to select between the reaction timer and pulse monitor. We can choose which functionality we are going to use through SW0. The output of each operation will be displayed in a 7-segment display as well as in a tri LED.



Figure 1: High-Level Design

# 3.2 Implementation

This section demonstrates the implementation of the modules to make a health monitor function. Combining all these modules at the top level we were able to implement them on an FPGA board.

# 3.3.1 Top-Level Module - Health Monitor System

# 3.3.1.1 **Inputs:**

• clk: The 100Mhz clock is provided by an external oscillator on the development board.

- reset. A push-button input that resets the health monitor back to an initial state.
- pulse\_in: A signal read by a sensor that reads the user's heartbeat.
- start: A push-button input that starts the reaction timer operation.
- enter: A push-button input that performs the reaction of the user.

#### 3.3.1.2 **Outputs:**

- led r: Output signal to control the red color of an LED.
- led g: Output signal to control the green color of an LED.
- led b: Output signal to control the blue color of an LED.

```
module health monitor top level (input logic clk100Mhz, rst, start,
enter, pulse in, mode,
                       output logic [7:0] an 1,
                       output logic [6:0] segs_l ,
                       output logic dp 1, led r, led b, led g);
 // Logic Declarations
   logic clk;
   logic clk 60, clk go; // Coming in from a second clock divider
  logic rs en ;
   logic [3:0] d0,d1,d2,d3;
   logic [3:0] r0,r1,r2,r3;
   logic start debounce , start go ;
   logic enter debounce, enter go ;
   logic rst debounce , rst go ;
   logic [15:0] pulsemon out , reaction out ,q;
// Clock Divider for the clk signal of the entire circuit
clkdiv #(.DIVFREQ(1000)) U CLKDIV(.clk(clk100Mhz), .reset(1'b0),
.sclk(clk));
//Clock Divider for simulated pulse
//clkdiv #(.DIVFREQ(60)) CLOCK 60(.clk(clk100Mhz), .reset(1'b0),
.sclk(clk 60);
// Debouncer and Single Pulser START
```

```
debounce START 1(.clk(clk), .pb(start) ,
.pb debounced(start debounce));
   single pulser START 2(.clk(clk), .din(start debounce),
.d pulse(start go));
// Debouncer and Single Pulser ENTER
   debounce ENTER 1(.clk(clk), .pb(enter),
.pb debounced(enter debounce));
    single pulser ENTER 2(.clk(clk), .din(enter debounce),
.d pulse(enter go));
 // Debouncer and Single Puler RESET
  debounce RST 1(.clk(clk), .pb(rst) , .pb debounced(rst debounce));
  single pulser RST 2(.clk(clk), .din(rst debounce),
.d pulse(rst go));
//Creating an instance of Pulse Monitor
pulse moniter PULSE (.clk(clk),.rst(rst go), .pulse in(pulse in),
.pd0(d0), .pd1(d1), .pd2(d2), .pd3(d3));
//pulse moniter PULSE (.clk(clk),.rst(rst go), .pulse in(clk 60),
.pd0(d0), .pd1(d1), .pd2(d2), .pd3(d3));
//Creating an instance of Reaction Timer
reaction timer REACT(.clk(clk), .rst(rst go), .start(start go),
.enter(enter go), .led r(led r), .led g(led g),
.led b(led b), .rs en(rs en), .d0(r0), .d1(r1), .d2(r2), .d3(r3));
// Concatenating the Outputs of the Pulse Monitor and the Reaction
Timer
assign pulsemon out = \{d3, d2, d1, d0\};
assign reaction out = \{r3, r2, r1, r0\};
// Creating an instance of 16 bit 2 to 1 Multiplexer
mux 16bit 2to1 SEL(.mode(mode) , .reaction timer(reaction out),
.pulse mon(pulsemon out) , .q(q));
```

```
//Showing decimal 127 will c
sevenseg_control_hm U_C_5(.clk(clk),
.rst(rst),.mode(mode),.rs_en(rs_en),.d0(q[3:0]), .d1(q[7:4]),
.d2(q[11:8]), .d3(q[15:12]), .d4(4'd0), .d5(4'd0),.d6(4'd0),
.d7(4'd0),.segs_1(segs_1), .an_1(an_1), .dp_1(dp_1));
endmodule
```

### 3.3.1.2 Functionalities and Design:

This health monitor was designed with two modes available to the user.

The reaction timer is dedicated to recording the reaction time of the user and it is initialized by the user pressing the start button. The pulse monitor receives a pulse signal from an analog pulse sensor that is attached to the board. The monitor counts the number of heartbeats from the user over certain intervals while maintaining the samples from each five-second trial for conversion to beats per minute. The value is then displayed on the seven-seg display.

The detailed schematic is shown in figure 1.

### 3.3.2 High-Level Module - Pulse Monitor

The pulse monitor shown in Figure 2 involves all the submodules found in it. The pulse input signal coming from the pulse itself passes through both, the debouncer and single pulser, and is keeping track of the number of heartbeats at each clock edge.

The counted value of the pulse counter is passed through the registers and passed over through the adders. The sum is then passed over to the bpm module to execute the number in beats per minute so that they can be displayed on the seven-segment display.

#### 3.3.2.1 Inputs:

- Pulse in: The pulse input from the finger
- Clk: The clock signal
- Rst: The reset signal

#### 3.3.2.2 Outputs:

 Pd0, Pd1, Pd2, Pd3: The display values of the pulse, shown on the seven-segment display

#### 3.3.2.3 Functionalities and Design:

Figure 2 demonstrates the functionality of the pulse monitor top module to read

the heart beat of its user every 5 seconds. It consists of various module as below:

- a). delay counter: It is used to count until 5 sec before it asserts high output.
- b). pulse\_counter: This module is used to count the input pulse from the sensor.
- c). clkdiv: This module is used to divide the frequency for pulse monitors.
- d). pulse\_adder: It is used to sum up the pulse every 5 sec.
- e). binary to bcd: This module turns a binary number into a number in BCD format.
- f). registers : This module is used to perform shifting action.



Figure 2: Pulse Monitor High-Level Design

```
logic[3:0] q0, q1, q2 , p counter ;
  // adder
  logic [5:0] adder sum;
  //bpm conversion
  logic [7:0] bpm out;
  //Wire for 15 sec counter
  logic add time ;
  // pd3 is connected to 0
 assign pd3 = 4'd0;
 // Single Pulser for Pulse In input
  single pulser S PULSE(.clk(clk), .din(pulse in),
.d pulse(pulse go));
  //Creating an instance of delay counter
  delay_counter DELAY (.clk(clk), .delay_done(d_done));
   // Creating an instance of pulse counter
 pulse counter PULSE (.clk(clk), .clr(d done), .enb(pulse go) ,
.q(p counter));
  pcount registers PCOUNT (.clk(clk),.iden(d done), .rst(rst),
.q_{in}(p_{counter}), .c1(q0), .c2(q1), .c3(q2));
  // Instantiating the adder module to sum up the pulse
   pulse adder ADD (.q1(q0), .q2(q1), .q3(q2), .sum(adder sum));
  // Converting to BPM
  convert to bpm BPM (.sum(adder sum), .bpm(bpm out));
 //Instanstantiate Binary_to_bcd module
  binary to bcd BTBCD (.b(bpm out), .hundreds(pd2), .tens(pd1),
.ones(pd0));
endmodule
```

#### 3.3.4 Pulse Counter

The pulse counter takes the input coming from the pulse sensor. When the pulse is passed through the counter, a signal is received to pass the pulse through the registers and then further cleared for the next cycle of pulse counting.

#### Inputs:

- Clk: Clock Signal
- Clr: Input signal from the delay counter
- Enb: Transfers the input signal from the pulse

#### Outputs:

- Q: Outputs from the pulse on a five-second period

# 3.3.5 Delay Counter

The delay counter is a counter that counts up. When it receives a delay signal, it is being asserted high for the pulse counter to reset its counter.

#### Inputs:

- Clk: Clock Signal

#### Outputs:

Delay Done: Signal of the counter after 5 seconds

endmodule

# 3.3.6 Binary-To-BCD

The Binary-to-BCD counter turns a binary number into a number in BCD format.

**Inputs**: b: Receives the input from the existing minute to bpm transform module. **Outputs**: hundreds, tens, ones: Outputs the final result, which is displayed on the seven-segment display



Figure 3: Binary to BCD Schematic

```
module binary_to_bcd ( input logic [7:0] b,
output logic [3:0] hundreds,
output logic [3:0] tens,
output logic [3:0] ones );
```

```
// Logic Instantiations
logic [3:0] a1, a2, a3, a4, a5, a6, a7;
logic [3:0] y1, y2, y3, y4, y5, y6, y7;
//Creating instances of add3
add3 U ADD3 1 (.a(a1), .y(y1));
add3 U ADD3 2 (.a(a2), .y(y2));
add3 U ADD3 3 (.a(a3), .y(y3));
add3 U ADD3 4 (.a(a4), .y(y4));
add3 U ADD3 5 (.a(a5), .y(y5));
add3 U ADD3 6 (.a(a6), .y(y6));
add3 U ADD3 7 (.a(a7), .y(y7));
assign a1 = \{1'b0, b[7:5]\};
assign a2 = {y1[2:0],b[4]};
assign a3 = \{y2[2:0], b[3]\};
assign a4 = \{y3[2:0], b[2]\};
assign a5 = \{y4[2:0], b[1]\};
assign a6 = \{1'b0, y1[3], y2[3], y3[3]\};
assign a7 = \{y6[2:0], y4[3]\};
assign ones = \{y5[2:0], b[0]\};
assign tens = \{y7[2:0], y5[3]\};
assign hundreds = \{2'b0, y6[3], y7[3]\};
endmodule
```

### 3.3.7 Count Registers

This module connects the three registers that represent the shift registers. The user pulse count is inputted every five seconds. The previously recorded pulse value is shifted to the next register. These values after being converted to beats per minute.

#### Inputs:

- clk: Clock signal
- delay: signal of delay counter, serves as an enable
- rst: Reset signal

#### Outputs:

c1,c2,c3: outputs fed into the respective registers and used in the adders.

```
p_register R2 (.clk,.delay,.rst(rst), .d(c3),.q(c2));
p_register R1 (.clk,.delay,.rst(rst), .d(c2),.q(c1));
endmodule
```



Figure 4: Count Registers

#### 3.3.8 Pulse Adder

The pulse adder takes in the output values from the shift register, and calculates their sum. The first adder sums up the first two values, stored as a 5-bit input. The next set of adders sums up the using the sum of the first value and the third 3-bit input value.

#### Inputs:

- q1,q2,q3: The signals from the registers

#### Outputs:

- c1,c2,c3: The outputs in the respective bit size

```
always_comb

begin

firstadd = 0;

secondadd = 0;

//Computing first add

firstadd = q1 + q2;

//Computing second add

secondadd = firstadd + q3;

end

//assign sum = secondadd;

assign sum = secondadd;

endmodule
```



Figure 5: Pulse Adders

### 3.3.9 Convert to BPM

Since the pulse counter only samples three 5-second sets of pulses, we will only need to take the average of the value. The module can achieve the operation by shifting.

#### Inputs:

- sum: the output from the adders

#### Outputs:

- c1,c2,c3: The outputs converted in beats per minute

### 3.3.9 High-Level Module - Reaction Timer

The function of the reaction timer module is to record the reaction time of the health monitor, and it is initialized by the user pressing the start button. After that, the user has to wait randomly for a generated amount of time between 1-9 seconds which is implemented inside the random wait of the reaction timer module. After the random delay, the GO LED is turned on and records the amount of time, and users are required to respond by pressing the enter button. The time the user takes to press the enter button while the GO-LED remains on is displayed on the seven-segment display. Different error cases are handled based on the button pressed, which is represented by an LED. Based on other conditions, a Finite State Machine was employed to deal with these cases, whose module and explanation will be mentioned in a different section of the report.



Fig 6: Top Level Organization of Reaction Timer

#### Inputs:

- start: Pressing a button to activate the start
- enter: Pressing a button to activate enter
- rst: Pressing a button to activate the reset

#### Outputs:

- led\_r,led\_g, led\_b: red Led, green Led, blue Led: LED Colors to display the respective lights on the LED's
- [3:0] d0, d1, d2, d3: Displaying the time on the seven segment display

```
,.rwait done(rwait done), .wait5 done(wait5 done),.time late
(time late),.start rwait(start rwait),.start wait5(start wait5),.rs e
n(rs en),.time clr(time clr),.time en(time en),.color r(color r) ,
.color g(color g), .color b(color b));
// Creating an instance of the random wait module
random wait U INST2(.clk(clk), .rst(rst), .start wait(start rwait),
.rwait done(rwait done));
// Creating an instance of the delay counter
delay counter U INST3(.clk(clk),.rst(rst),.start wait5
(start wait5), .wait5 done(wait5 done));
//Creating an instance of Time Count
time count U INST4(.clk(clk), .time clr(time clr),.rst(rst),
.time en(time en),.time late(time late), .d0(d0), .d1(d1), .d2(d2),
.d3(d3));
// Creating an instance of rgb pwm
     rgb pwm U INST5(.clk(clk),.rst(rst), .color_r(color_r),
     .color g(color g) , .color b(color b), .rgb r(led r) ,
     .rgb g(led g), .rgb b(led b));
 endmodule
```

#### 3.3.10 Reaction FSM

This module is used to design a finite state machine for a reaction timer. The case statement is used to draw the FSM for the reaction timer. Its initial state is the IDLE state. When the start pushbutton is launched, the idle state will transition from that previous state into the next state i.e. r\_wait. The system will stay for 5 seconds in this state before launching the GO LED. The reaction timer will wait until 10 seconds before changing to a late state. Likewise, the transition from one state occurs into another state based on the inputs as shown in the state transition diagram.



Fig 7: State transition diagram for reaction FSM

#### Inputs:

- clk: Clock signal
- rst: Pressing a button to activate the reset
- start: Pressing a button to activate the start
- enter: Pressing a button to activate enter
- rwait\_done :output signal sent for reaction FSM to detect the change of state and allow the user to press the enter button to record time.
- wait5\_done: output of the delay\_counter to signal whether the five-second count has passed.
- time\_late: output signal sent from the time count module that tells the user the 10-second time period in which they had to press the enter button.

#### Outputs:

- start\_rwait: Input signal for random wait module to generate a random wait time for the user
  - start wait5: Input signal for the delay counter module to wait for 5 seconds
  - rs en : Reset signal to tell the seven segments to display the digits.
  - time clr: Input signal for the time count module which acts as a reset.
  - time en: Input signal for time count module

• color\_r , color\_g , color\_b: Input pin for rgb\_pwm module to display different LED for different error state of the reaction timer.

```
module reaction fsm( input logic clk, rst, start, enter , rwait done,
                     wait5 done, time late,
                     output logic start rwait, start wait5, rs en,
                     time clr, time en,
                     output logic [2:0] color_r,color_g,color_b);
 typedef enum logic [2:0]{
    IDLE= 3'b000, R WAIT = 3'b001, ERROR 1 = 3'b010, WHITE = 3'b011,
    DISPLAY = 3'b100, ERROR 2 = 3'b101
    }state t ;
//ERROR 1 is showing the red light
state t state, next;
always ff @(posedge clk)
     if(rst) state <= IDLE;</pre>
     else state <= n_s;</pre>
     always comb
           begin
                color r = 3'b000;
                color q = 3'b000;
                color b = 3'b000;
                start rwait = 0 ;
                start wait5 = 0;
                time clr = 0;
                rs en = 0 ;
                time en = 0;
                n s = IDLE;
 // Creating case statements
                case(state)
```

```
IDLE:
                           begin
                                 color r = 3'b000;
                                 color g = 3'b001;
                                 color b = 3'b000;
                                 rs en = 0 ;
                                 time clr = 0;
                                 time en =0;
                                 start rwait =0;
                                 start wait5 =0;
//Initiating the random wait
                           if(start)
                                      begin
                                            start rwait = 1 ;
                                            next = R WAIT ;
                                      end
                           else if(~start)
                                 n s = IDLE;
//when the start button is not activated, we are in the IDLE state
                           end
                      R WAIT:
                           begin
                                 time clr = 1;
                                 // LEDS are off in Random Wait
                                 color r = 3'b000;
                                 color_g = 3'b000;
                                 color b = 3'b000;
                                 rs en = 0 ;
start rwait = 0;
start wait5 = 0;
time en = 0;
                                  if (enter && ~rwait_done)
                                 // Go into the first error state
                                      n s = ERROR 1 ;
// If enter is not pressed and random wait is not finished
```

```
else if (~enter && ~rwait done)
                                // we remain in the R_wait state
                                     n s = R WAIT ;
// If the random counter is finished, enter into the white state
                                 else if (rwait done)
                                 begin
                                       time en = 1;
                                        n s = WHITE;
                                 end
                          end
                    ERROR 1 :
                          begin
                                // Turn on the RED light
                                     color r = 3'b001;
                                     color g = 3'b000;
                                     color b = 3'b000;
                                // Start the delay counter
                                     start_wait5 = 1;
                                if (wait5 done)
                                     n s = IDLE;
// If the 5 second timer is not done we want to remain in idle
                               else
                                     n s = ERROR 1;
                          end
                    WHITE:
                          begin
                                time en = 1;
                                time clr =0;
                                     color r = 3'b001;
                                     color g = 3'b001;
                                     color_b = 3'b001;
                                if (enter && ~time_late)
                                     begin
                                           time en= 0;
    // Stop the timer
                                           n s = DISPLAY ;
```

```
end
                                 else if(~enter && ~time late)
                                      n s = WHITE;
                                 else if (time late)
                                 n s = ERROR 2;
                           end
                      DISPLAY:
                           begin
    //Green LED remains on
                                      color r = 3'b000;
                                      color g = 3'b000;
                                      color b = 3'b000;
  // Tells the seven seg to display the digits
                                  rs en = 1 ;
                                      if (start)
                                            begin
                                                start_wait5 = 1;
                                                next = R WAIT;
                                            end
                                      else
     // If start button is not pressed
                                            n s = DISPLAY ;
                           end
                     ERROR 2:
                           begin
                                 start_wait5 = 1;
                                 //Yellow light is on
                                      color r = 3'b001;
                                      color g = 3'b001;
                                      color b = 3'b000;
// Once the five second time period is up return to the idle state
                                      if(~wait5 done)
                                            n s = ERROR 2;
                                      else if (wait5 done)
                                            n s = IDLE ;
                                 end
```

```
endcase
end
endmodule // reaction fsm
```

#### 3.3.11 Random Wait

Random Wait is the module that generates a random wait time before the start signal will be given to the user. This module has an input of clk, start\_wait, and outputs rwait\_done which is passed to the reaction\_fsm.lt uses 3 bit counter that is passed into the flip flop when the start button is pressed and adds one to that random number generated using the random num module.

#### Inputs:

- start rwait: Signal sent by the reaction FSM to start the random wait
- clk: Clock signal
- rst: Reset signal

#### Outputs:

 rwait\_done: output sent back to the reaction FSM. It allows the FSM to record the reaction time.

```
// We compute the addition
    assign res1 = add + 1 ;

//We shift the time for wait for 10 to the left
    assign wait = res1 << 10 ;

// We check if the values of the wait equals the output of the delay counter to assert wait_done true
    assign rwait_done = (wait == d_count) ;

endmodule //random wait</pre>
```

#### 3.3.12 Count 3 Bit

### Inputs:

• clk: Clock signal

• rst: Reset signal

### Outputs:

• [2:0] q: The value generated as an output of the counter

It is a simple counter module that counts 3-bit inputs at the positive clock edge of the circuit. It has an input of clock, reset and output q that is used to count 3 bits.

### 3.3.11 Delay Counter

### Inputs:

• clk: Clock signal

• rst: Reset signal

#### Outputs:

• [13:0] delay: The value generated as a delay

Delay Counter for the additional wait is used in the random wait to add an additional delay in the random wait module. It has an input of clk, rst, and output q delay for the

reaction timer. In this module when rst is pressed q\_delay is set to 0. If rst is not pressed delay is added for the reaction timer.

#### 3.3.12 Random Number

### Inputs:

- input logic [2:0] d: We use the output of the counter as an input
- clk: Clock signal
- en: Enable signal

### Outputs:

• logic [2:0] q: Output which will be sent back to the random wait module

The random number module helps us to generate the random number for our random\_wait in the reaction fsm. It has an input of clk, en, and d with an output of q. At the positive edge of the clk the value of d is assigned to q which will help us to generate a random number.

### 3.3.13 Delay Counter - Delay Wait

#### Inputs:

- clk: Clock signal
- rst: Reset signal
- start wait5: signal to initiate the five-second counter

### Outputs:

• wait5\_done : delay counter, input signal that says the five-second counter is complete.

This module is used to reset the counter every 5 seconds as we need three samples at 5-second intervals. This module has an input of clk, en, and an output q which is passed to d when en is true. The signal for the delay counter will rise every 5 seconds and will be used as the reset for the counter and the clock edge for the registers so they can take the data every 5 seconds from the counter.

```
module delay counter( input logic clk, rst, start wait5,
                      output logic wait5 done);
// Logic Instantiation
logic [12:0] q;
always ff @ (posedge clk)
begin
    if(rst)
        q <= 0 ;
     else if (start wait5 && q == 13'd5000)
           begin
// set wait5 done equal to one
           wait5 done \leq 1;
           q <= 0 ;
           end
     else if (start wait5 && q != 13'd5000)
        begin
            q <= q+1 ;
            wait5 done <= 0 ;</pre>
        end
  end
endmodule
```

#### 3.3.14 RGB

#### Inputs:

• logic [2:0] color\_r , color\_g, color\_b: Inputs the intensities of the red, green and blue LEDs

clk: Clock signalrst: Reset signal

### Outputs:

• rgb r, rgb g, rgb b: Turn on the LEDs

This module uses the input about the color RGB into the actual color configuration color in the LED. It is used to indicate various error states and has a color\_r, color\_g, color\_b, and output led\_r, led\_g, led\_b to represent the different states of the reaction timer.

```
module rgb pwm (input logic clk, rst,
                input logic [2:0] color r , color g, color b,
                output logic rgb_r, rgb_g, rgb_b);
// Logic Instantiations
                logic [3:0] q;
always ff @(posedge clk)
            if(rst) q \ll 0;
            else q \le q + 1;
always comb
begin
        if (q < color_r) rgb_r <= 1;</pre>
        else rgb r \leq 0;
        if (q < color g) rgb g <= 1;
        else rgb g <= 0 ;
        if (q < color b) rgb b <= 1;
        else rgb b <= 0 ;
 end
Endmodule
```

#### 3.3.15 Time Count

#### Inputs:

• clk: Clock signal

• rst: Reset signal

• time clr: Input signal that acts as a rst for the counter.

#### Outputs:

• time\_late: output signal sent from the time count module that tells the user the 10-second time in which they have to press the enter button.

• [3:0] d0, d1, d2, d3: output which displays the value of the counter in a seven segment display.

The use of time\_count module is used to count the time while waiting for the user's input. This module has an input of clk, time\_clr, time\_en, rst as an input and an output of time\_late, d0, d1, d2, d3 to count the time. This module has four register that shifts the carry out every time the register reaches more than 9 incrementation. The output obtained from the time count is used to display the output in the seven-segment display.

```
module time count( input logic clk, time clr, time en, rst,
                           output logic time late,
                           output logic [3:0] d0, d1, d2, d3);
// Logic Instantiations
logic c0,c1,c2,c3;
logic [3:0] d;
logic q ;
register U INST1(.clk(clk),.rst(time clr),
.enb(time en),.q(d0), .carry(c0));
register U INST2(.clk(clk), .rst(time clr),
.enb(c0),.q(d1), .carry(c1));
register U INST3(.clk(clk), .rst(time_clr),
.enb(c1),.q(d2), .carry(c2));
register U INST4(.clk(clk), .rst(time clr),
.enb(c2),.q(d3), .carry(c3));
assign time late = (c3==1);
ten count U INST5(.clk(clk), .enb(time en),.rst(rst),
.time late(time late));
endmodule // time count
```

#### 3.3.16 Register

#### Inputs:

• enb: Enable signal

• clk: Clock signal

• rst: Reset signal

#### Outputs:

- [3:0] q: The outputs of the registers
- Carry: The carry from the registers

This register module is used to count the time of the reaction timer. This module is instantiated in the time count module to perform the count and display the time elapsed in the seven-segment decoder.

#### **3.3.17 Ten Count**

#### Inputs:

• enb: Enable signal

• clk: Clock signal

• rst: Reset signal

#### Outputs:

• time\_late: Goes back to the reaction fsm to count if 10 seconds have passed (and control states accordingly)

The ten count module is used to count the time and return the time\_late. This module runs on the same clock signal input signal that initiates the 10-sec timer. This module has an input of clk, enb and rst with an output of time\_late to count the time.

```
always ff @ (posedge clk)
             begin
              if (~enb || rst) q <= 0; // Serves reset for the
counter
              else if (enb && q != 14'd9999)
                begin
                    q \le q + 1 ;
                   time late <= 0;
                end
              else if (enb && q == 14'd9999)
                  begin
                     time late <= 1 ;
                     q <= 0 ;
                  end
               end
         endmodule
```

#### 3.3.18 Clock Divider:

#### Inputs:

clk: Clock signalrst: Reset signal

#### **Outputs:**

• sclk: synchronized signal on a particular clock. The clock divider divides the clock into 1000 Hz.

```
q <= 0;
sclk <= 0;
end
else if (q == DIVAMT-1) begin
q <= 0;
sclk <= ~sclk;
end
else q <= q + 1;
endmodule // clkdiv</pre>
```

# 4. System Validation and Performance:

### **Reaction Timer:**

| Test | Action                                                                                    | Result                                                                           | Pass/Fail | Initial   |
|------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-----------|-----------|
| 1    | SW0 is off                                                                                | All seven-segment are off                                                        | PASS      |           |
| 2    | Pressed start button                                                                      | Random waiting time before the LED is turned on                                  | PASS      | A.B & L.P |
| 3    | Pressed Start button<br>and pressed the Enter<br>Button before the GO<br>LED is turned on | Red LED is turned on for 5 seconds and then we return back to the IDLE Stage     | PASS      | A.B & L.P |
| 4    | Pressed Start after the LED has been turned on for 10s                                    | Yellow LED is turned on for 10 seconds and then we return back to the IDLE Stage | PASS      | A.B & L.P |
| 5    | Pressed the Enter Push<br>Button after the white<br>light has been turned on              | Device is in the IDLE Stage. The display is turned off.                          | PASS      | A.B & L.P |
| 6    | Pressed the Reset<br>Button after the Display<br>state                                    | IDLE Mode; The seven-segment display is off.                                     | PASS      | A.B & L.P |
| 7    | Pressed Enter button before Start button                                                  | Seven-segment display is turned off; LEDs are off                                | PASS      | A.B & L.P |
| 8    | Pressed Enter after the reaction time is displayed                                        | Reaction Time remained on the seven-segment display                              | PASS      | A.B & L.P |
| 9    | Random_Wait Times<br>Verify                                                               | FirstTrail: 8.038 sec<br>Second Trail: 5.072 sec                                 | PASS      | A.B & L.P |

| Trail 3: 7.19 | 0 sec |
|---------------|-------|
|---------------|-------|

#### **Pulse Monitor**

| Test | Action                                       | Result                                                                           | Remarks | Initials  |
|------|----------------------------------------------|----------------------------------------------------------------------------------|---------|-----------|
| 1    | SW0 is turned on                             | Display XXXXX000 on a seven segment display. *The X's represent segments are off | PASS    | A.B & L.P |
| 2    | Placed finger on the sensor to measure pulse | Pulse Monitor 1: 84 Pulse Monitor 2: 90 Pulse Monitor 3: 96                      | PASS    | A.B & L.P |
| 3    | Pressed reset button                         | Display is reset to displaying                                                   | PASS    | A.B & L.P |
| 4    | No finger is placed on the sensor            | Display shows XXXXX000                                                           | PASS    | A.B & L.P |

### 5. Appendix A:

This section consists of the specification and functionality of the health monitor system.

#### Inputs

- Mode select switch (slide switch SW0)
- Reaction time START button start (push button BUTNC)
- Reaction time ENTER button (push button BUTNL)
- System RESET button (pushbutton BTNL)
- Pulse Sensor (PMOD JA connector input pin 1)

### **Outputs**

- 8-digit seven-segment display (anode\_I, segs\_I)
- Reaction Timer "Go" Lamp (RGB LED LD17)

#### Operation

• The health monitor provides two different functions: (a) when the mode select switch SW0 is on, it measures the user's pulse, and (b) When the mode select switch SW0 is off, it tests the user's reaction time.

#### **Pulse Monitor**

- Receives a pulse signal from an analog pulse sensor on an attached daughterboard plugged into the PMOD connector.
- Counts the number of heartbeats over five second intervals while maintaining the last three samples to calculate the user's pulse as a moving average.
- Displays the user's pulse in beats per minute (BPM) up to a maximum of 255 BPM.
- Unused digits on the 7-segment display should be blank.

#### **Reaction Timer**

- When the START button is pressed, the seven-segment display should be turned off (if it isn't already). The circuit should then wait for a random amount of time between roughly 1 and 9 seconds. The wait time should be randomly selected from at least eight different delay values in this range.
- After the random wait, turn on the GO LED and record the amount of time which passes before the user presses the ENTER button. The LED should be off except when waiting for the user to press ENTER.
- Depending on when (and if) the user presses the ENTER button, the seven- segment display and LED will display the result of the reaction time test, as follows:
  - If the ENTER button is pressed up to 9.999 seconds after the GO LED turns on, the seven-segment display should be turned on and display the reaction time in the format x.xxx (in seconds). The circuit will continue to display this time until the START button is pressed again.
  - If the ENTER button is pressed before the GO LED turns on, the seven-segment display should remain off and the LED color should change to red for five seconds to indicate an error. It should remain lit for five seconds after which it should be turned off and the system should return to waiting for the START button to be pressed.
  - o If the ENTER button has not been pressed 10 seconds after the GO LED turns on, the seven-segment display should remain off and the LED color should change to yellow for five seconds to indicate an error. It should remain lit for five seconds after which it should be turned off and the system should return to waiting for the START button to be pressed.

#### Additional requirements and constraints

- The circuit must be implemented as a fully synchronous circuit using a 1 kHz clock generated by a clock divider.
- All sequential logic (except the clock divider and single pulser circuits) should include a synchronous reset and be connected to a single master RESET input.
- All storage in the circuit must be implemented using flip-flops the circuit must contain no latches. To check whether your circuit contains latches, use the Vivado Synthesis Report (or watch for warnings about latch inferences in the "messages" pane).
- The RGB LED should display outputs at a comfortable intensity and all colors should be displayed at approximately equal intensity.
- Unused digits in the 7-segment display should be blank in both modes of operation.

### 6. Appendix B:

#### **Reaction Timer**

- To verify that SW0 changed the two modes, during the first test we set the SW0 to a logic low (turning the switch off). This caused the seven segments to turn off and remain off until the reaction time was to be displayed.
- To test the "ERROR\_1" state of the reaction timer, the enter button was pressed before the LED turned white, which then caused the red light to turn on for five seconds.
- To test the "ERROR\_2" state of the reaction timer, the enter button was pressed in the ten-second interval after the white LED was turned on. A yellow LED is thus displayed for five seconds
- We tested the reaction time, where we turned on the enter button within the ten-second interval following the "Go"LED turning on.
- Pressed the reset button after the Display State where the seven segment display is turned off
- Pressed the Enter button while the health monitor was in the IDLE state, before the Start State has been activated
- Pressed Enter button after the reaction time is displayed; The reaction timer has been displayed on the display.
- Verified the random wait times after the start button is pressed.

#### **Pulse Monitor**

- Verified that when the SW0 is turned on, the functionality of the board has been switched from reaction timer mode to a pulse monitor mode.
- Tested the functionality and accuracy of the pulse counter by conducting three trials of pulse readings.

 Pressed Reset Button; No finger is placed on the sensor the value displayed on the sensor is XXXXX000.

### 7. Appendix C:

In order for our code to be implemented on an FPGA Board, it was essential to use the constraints file to connect the code functions to relevant ports on the motherboard.

```
# Clock signal
set property -dict { PACKAGE PIN E3
                              IOSTANDARD LVCMOS33 }
[get ports { clk100Mhz }]; #IO L12P T1 MRCC 35 Sch=clk100mhz
create clock -add -name sys clk pin -period 10.00 -waveform {0 5}
[get ports {clk100Mhz}];
#Switches
[get ports { mode }]; #IO L24N T3 RSO 15 Sch=sw[0]
[get ports { SW[1] }]; #IO L3N TO DQS EMCCLK 14 Sch=sw[1]
# LEDs
set property -dict { PACKAGE PIN H17
                              IOSTANDARD LVCMOS33 }
[get ports { led r }]; #IO L18P T2 A24 15 Sch=led[0]
[get_ports { led_g }]; #IO_L24P_T3_RS1_15 Sch=led[1]
[get ports { led b }]; #IO L17N T2 A25 15 Sch=led[2]
[get ports { LED[3] }]; #IO L8P T1 D11 14 Sch=led[3]
##7 segment display
set property -dict { PACKAGE PIN T10
                              IOSTANDARD LVCMOS33 }
[get ports { segs 1[6] }]; #IO L24N T3 A00 D16 14 Sch=ca
set property -dict { PACKAGE PIN R10
                             iostandard Lvcmos33 }
[get ports { segs 1[5] }]; #IO 25 14 Sch=cb
set property -dict { PACKAGE PIN K16
                              IOSTANDARD LVCMOS33 }
[get ports { segs 1[4] }]; #IO 25 15 Sch=cc
set_property -dict { PACKAGE_PIN K13
                             IOSTANDARD LVCMOS33 }
[get ports { segs 1[3] }]; #IO L17P T2 A26 15 Sch=cd
```

```
[get ports { segs 1[2] }]; #IO L13P T2 MRCC 14 Sch=ce
[get ports { segs l[1] }]; #IO L19P T3 A10 D26 14 Sch=cf
[get ports { segs 1[0] }]; #IO L4P T0 D04 14 Sch=cq
set property -dict { PACKAGE PIN H15
                     IOSTANDARD LVCMOS33 }
[get ports { dp l }]; #IO L19N T3 A21 VREF 15 Sch=dp
[get ports { an l[0] }]; #IO L23P T3 FOE B 15 Sch=an[0]
[get ports { an l[1] }]; #IO L23N T3 FWE B 15 Sch=an[1]
[get ports { an l[2] }]; #IO L24P T3 A01 D17 14 Sch=an[2]
[get ports { an 1[3] }]; #IO L19P T3 A22 15 Sch=an[3]
[get ports { an l[4] }]; #IO L8N T1 D12 14 Sch=an[4]
[get ports { an l[5] }]; #IO L14P T2 SRCC 14 Sch=an[5]
set property -dict { PACKAGE PIN K2
                      IOSTANDARD LVCMOS33 }
[get ports { an 1[6] }]; #IO L23P T3 35 Sch=an[6]
[get ports { an l[7] }]; #IO L23N T3 A02 D18 14 Sch=an[7]
#Buttons
set property -dict { PACKAGE PIN C12
                      IOSTANDARD LVCMOS33 }
[get ports { rst }]; #IO L3P T0 DQS AD1P 15 Sch=cpu resetn
[get ports { start }]; #IO L9P T1 DQS 14 Sch=btnc
[get ports { enter }]; #IO L4N T0 D05 14 Sch=btnu
[get ports { BTNL }]; #IO L12P T1 MRCC 14 Sch=btnl
[get ports { BTNR }]; #IO L10N T1 D15 14 Sch=btnr
[get ports { BTND }]; #IO L9N T1 DQS D13 14 Sch=btnd
#Pmod Headers
#Pmod Header JA
[get ports { pulse in }]; #IO L20N T3 A19 15 Sch=ja[1]
```

### 8. Summary

This report describes the implementation and testing of the health monitor with the help of FPGA board. It consists of two major components, the pulse monitor and the reaction timer. These two different modules were designed separated to implement the functionality of health monitor system. Combining these modules we were able to design a top module for our project and a with the help of mode select switch we are able to operate it.